| PART |
Description |
Maker |
| HD74LS107A HD74LS107AFP HD74LS107AP HD74LS107ARP |
Dual J-K Flip-Flops with Clear Dual J-K Negative-edge-triggered Flip-Flops(with Clear) FLIP-FLOP|DUAL|J/K TYPE|LS-TTL|SOP|14PIN|PLASTIC FLIP-FLOP|DUAL|J/K TYPE|LS-TTL|DIP|14PIN|PLASTIC
|
HITACHI[Hitachi Semiconductor]
|
| HD74LS113 HD74LS1113 |
Dual J-K Flip-Flops with Preset Dual J-K Negative-edge-triggered Flip-Flops(with Preset)
|
HITACHI[Hitachi Semiconductor]
|
| HD74HC78 HD74HC78P |
Dual J-K Flip-Flops (with Preset/ Common Clear and Common Clock) Dual J-K Flip-Flops (with Preset, Common Clear and Common Clock) FLIP-FLOP|DUAL|J/K TYPE|HC-CMOS|DIP|14PIN|PLASTIC
|
HITACHI[Hitachi Semiconductor]
|
| AS7C32098A AS7C32098A-20TIN AS7C32098A-10TC AS7C32 |
Hex D-Type Flip-Flops With Clear 16-TSSOP -40 to 85 128K X 16 STANDARD SRAM, 10 ns, PDSO44 Quadruple D-Type Flip-Flops With Clear 16-TVSOP -40 to 85 Quadruple D-Type Flip-Flops With Clear 16-SSOP -40 to 85 Quadruple D-Type Flip-Flops With Clear 16-SOIC -40 to 85 Quadruple D-Type Flip-Flops With Clear 16-SO -40 to 85 SRAM - 3.3V Fast Asynchronous 3.3 V 128K x 16 CMOS SRAM
|
Alliance Semiconductor, Corp. ALSC[Alliance Semiconductor Corporation]
|
| 74LVX112SJ 74LVX112 74LVX112M 74LVX112MTC 74LVX112 |
LV/LV-A/LVX/H SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16 Low Voltage Dual J-K Flip-Flops with Preset and Clear
|
FAIRCHILD SEMICONDUCTOR CORP FAIRCHILD[Fairchild Semiconductor]
|
| 74ACT244SJX 74AC244 74AC244MTC 74AC244MTCX 74AC244 |
Octal Buffer/Line Driver with 3-STATE Outputs Dual Positive-Edge-Triggered D-Type Flip-Flops With Clear And Preset 14-SO 0 to 70 Dual Positive-Edge-Triggered D-Type Flip-Flops With Clear And Preset 14-SOIC 0 to 70
|
FAIRCHILD[Fairchild Semiconductor] Fairchild Semiconductor Corporation
|
| HD74HC112 HD74HC112FPEL HD74HC112P |
Dual J-K Flip-Flops (with Preset and Clear)
|
Renesas Electronics Corporation
|
| MM74C7304 |
Dual J-K Flip-Flops with Clear and Preset
|
Fairchild Semiconductor
|
| HD74LVC74 |
Dual D-type Flip-Flops with Preset and Clear
|
Hitachi Semiconductor
|
| KS74AHCT112 |
Dual J-K Negative-Edge-Triggered Flip-Flops
|
Samsung
|
| M27W201-80K6TR M27W201-200NZ6TR M27W201-80NZ6TR M2 |
2 MBIT (256KB X8) LOW VOLTAGE OTP EPROM Test Spring Probe; Current Rating:3A; Leaded Process Compatible:Yes; Length:0.060"; Peak Reflow Compatible (260 C):No; Tip/Nozzle Style:90 Concave RoHS Compliant: Yes 2兆位56Kb × 8低压紫外线可擦写可编程只读存储器和OTP存储 Triple 3-Input Positive-AND Gates 14-SO 0 to 70 Dual J-K Positive-Edge-Triggered Flip-Flops With Clear And Preset 16-SO 0 to 70 Triple 3-Input Positive-AND Gates 14-PDIP 0 to 70 Triple 3-Input Positive-AND Gates 14-SOIC 0 to 70 Dual J-K Positive-Edge-Triggered Flip-Flops With Clear And Preset 16-SOIC 0 to 70 Dual J-K Positive-Edge-Triggered Flip-Flops With Clear And Preset 16-PDIP 0 to 70 2 Mbit 256Kb x 8 Low Voltage UV EPROM and OTP EPROM 2 MBIT (256KB X8) LOW VOLTAGE OTP EPROM
|
STMicroelectronics N.V. 意法半导 STMICROELECTRONICS[STMicroelectronics] ST Microelectronics
|