| PART |
Description |
Maker |
| SL6679TP1N SL6679KG MITELNETWORKSCORPORATION-SL667 |
Direct Conversion FSK Data Receiver 2-7V; direct conversion FSK data receiver. For pagers, including credit card, PCMCIA and watch pagers, low data rate receivers
|
Mitel Semiconductor
|
| HDMP-1032 HDMP-1034 |
1.4 GBd Transmitter/Receiver Chip Set with CIMT Encoder/Decoder and Variable Data Rate
|
Agilent(Hewlett-Packard)
|
| 106414-1401 |
QSFP to MPO Quad Data Rate PSM4 Active Optical Cable, 40 Gbps Data Rate, 4dB Loss Budget, Cable Length 1.0m
|
Molex Electronics Ltd.
|
| EVAL-ADN2817EBZ ADN2817 ADN2818 EVAL-ADN2818EBZ |
Continuous Rate 10 Mbps to 2.7 Gbps Clock and Data Recovery ICs Continuous Rate 10 Mbps to 2.7 Gbps Clock and Data Recovery IC (With High Sensitivity Limiting Amp)
|
Analog Devices
|
| K4D28163HD |
2M x 16Bit x 4 Banks Double Data Rate Synchronous RAM with Bi-directional Data Strobe and DLL Data Sheet
|
Samsung Electronic
|
| G9204-256D G9494-512D G9494-256D |
Near infrared image sensor (0.9 to 1.7 μm) with high-speed data rate
|
Hamamatsu Corporation
|
| HA7-2840883 FN3594 HA1-2840_883 HA1-2840883 HA7-28 |
From old datasheet system Very High Slew Rate Wideband Operational Amplifier Very High Slew Rate/ Wideband Operational Amplifier Very High Slew Rate,
Wideband Operational Amplifier(高转换率、宽带运算放大器) Very High Slew Rate, Wideband Operational Amplifier 甚高摆率,宽带运算放大器 Very High Slew Rate, Wideband Operational Amplifier OP-AMP, 6000 uV OFFSET-MAX, 500 MHz BAND WIDTH, CDIP14
|
INTERSIL[Intersil Corporation] Intersil, Corp.
|
| EM423M3284LBA-8FE EM424M3284LBA-75FE EM424M3284LBA |
512Mb (4MBank2) Double DATA RATE SDRAM 512Mb (4MBank32) Double DATA RATE SDRAM 512Mb (4M4Bank2) Double DATA RATE SDRAM
|
Electronic Theatre Controls, Inc.
|
| M13S5121632A-2S |
Double-data-rate architecture, two data transfers per clock cycle
|
Elite Semiconductor Mem...
|
| M13L2561616A-2A |
Double-data-rate architecture, two data transfers per clock cycle
|
Elite Semiconductor Mem...
|
| W631GG6KB-15 W631GG6KB12A W631GG6KB12I W631GG6KB12 |
Double Data Rate architecture: two data transfers per clock cycle
|
Winbond
|
| M14D2561616A-2E |
Internal pipelined double-data-rate architecture; two data access per clock cycle
|
Elite Semiconductor Mem...
|